資料介紹
The SLGU877 is a PLL based zero delay buffer designed for 1.7V to 1.9V VDD operating range. The differential
clock input pair (CLK/ CLK) is distributed to 10 differential output pairs (Y[0:9]/ Y[0:9]) and one differential
feedback pair (FBOUT/ FBOUT). All output pairs are controlled by: (CLK/ CLK) inputs, (FBIN/
FBIN) inputs, OS,OE inputs, and analog VDD supply pin (AVDD).
OS input is a program pin that must be tied to GND or VDD. With OS= high and OE driven low, all outputs
except for (FBOUT/ FBOUT) are disabled to low (LZ).
With OS= low and OE driven low, all outputs except for (Y7/ Y7, FBOUT/ FBOUT) are disabled to low (LZ).
It leaves (Y7/ Y7) free running in addition to (FBOUT/ FBOUT).
Setting both CLK and CLK to logic low is used to put the device in a low power state. The PLL is turned
off, input receivers disabled, and all clock outputs are disabled to low (LZ). The PLL, inputs, and outputs
will power-on again after (CLK/ CLK) inputs have re-started as a differential signal. For power-on, it is necessary
to wait the stabilization time (TL) for the PLL to achieve lock of the feedback input pair (FBIN/ FBIN)
to the clock input pair (CLK/ CLK).
When the AVDD pin is grounded, (CLK/ CLK) bypasses the PLL, and is presented to the output pairs. This
mode is intended for testing purposes.The CLK/CLK inputs should be activated after VDDQ/AVDD power.
The SLGU877 is optimized for minimum timing skews and tracks spread spectrum input clocking for EMI
reduction.
clock input pair (CLK/ CLK) is distributed to 10 differential output pairs (Y[0:9]/ Y[0:9]) and one differential
feedback pair (FBOUT/ FBOUT). All output pairs are controlled by: (CLK/ CLK) inputs, (FBIN/
FBIN) inputs, OS,OE inputs, and analog VDD supply pin (AVDD).
OS input is a program pin that must be tied to GND or VDD. With OS= high and OE driven low, all outputs
except for (FBOUT/ FBOUT) are disabled to low (LZ).
With OS= low and OE driven low, all outputs except for (Y7/ Y7, FBOUT/ FBOUT) are disabled to low (LZ).
It leaves (Y7/ Y7) free running in addition to (FBOUT/ FBOUT).
Setting both CLK and CLK to logic low is used to put the device in a low power state. The PLL is turned
off, input receivers disabled, and all clock outputs are disabled to low (LZ). The PLL, inputs, and outputs
will power-on again after (CLK/ CLK) inputs have re-started as a differential signal. For power-on, it is necessary
to wait the stabilization time (TL) for the PLL to achieve lock of the feedback input pair (FBIN/ FBIN)
to the clock input pair (CLK/ CLK).
When the AVDD pin is grounded, (CLK/ CLK) bypasses the PLL, and is presented to the output pairs. This
mode is intended for testing purposes.The CLK/CLK inputs should be activated after VDDQ/AVDD power.
The SLGU877 is optimized for minimum timing skews and tracks spread spectrum input clocking for EMI
reduction.
slg
加入交流群
掃碼添加小助手
加入工程師交流群
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- Programmable Clock Buffer 5P1105/5P1103 評(píng)估板
- Programmable Clock Buffer 5P1105/5P1103 評(píng)估板
- ADCLK854: 1.8 V, 12-LVDS/24-CMOS Output, Low Power Clock Fanout Buffer Data Sheet
- SN74LVC32244,pdf(32-BIT BUFFER
- SN74HCT244-Q1,pdf(Octal Buffer
- SN74HC244-Q1,pdf(Octal Buffer
- SN74BCT757,pdf(Octal Buffer/Dr
- SN74AHC244Q,pdf(Octal Buffer/D
- SN64BCT757,pdf(Octal Buffer/Dr
- 74AC11244,pdf(Octal Buffer/Dri
- SN74LVCZ240A,pdf(OCTAL BUFFER/
- SN74LVC240A,pdf(OCTAL BUFFER/D
- 74ACT11240,pdf(Octal Buffer/Li
- 74AC11240,pdf(Octal Buffer/Lin
- SLGU877 pdf datasheet (1.8V PL
- 什么是always on buffer?什么情況下需要插always on buffer? 5.1k次閱讀
- 什么是PCIe?PCIe有什么用途?PCIe 5.0有何不同? 6.1k次閱讀
- 一網(wǎng)打盡總結(jié) Mysql的所有Buffer 1.1k次閱讀
- RQS_CLOCK-12時(shí)鐘設(shè)置建議 1.5k次閱讀
- FPGA中Bank和Clock Region之前有什么關(guān)系? 2k次閱讀
- 數(shù)字電路中buffer的作用是什么 2.5w次閱讀
- buffer緩沖器電路圖與buffer電路示意圖 4.7w次閱讀
- 什么是時(shí)鐘緩沖器(Buffer)?時(shí)鐘緩沖器(Buffer)參數(shù)解析 3.1w次閱讀
- BPF ring buffer解決的問(wèn)題及背后的設(shè)計(jì) 3.2k次閱讀
- 分析clock tree的小工具——CCOPT Clock Tree Debugger(一) 1.4w次閱讀
- 微雪電子Open16F877A PIC開(kāi)發(fā)板簡(jiǎn)介 3k次閱讀
- 微雪電子Open16F877A PIC開(kāi)發(fā)板簡(jiǎn)介 2.9k次閱讀
- 微雪電子Open16F877A PIC開(kāi)發(fā)板簡(jiǎn)介 2.6k次閱讀
- PCIe總線的信號(hào)介紹 2.5w次閱讀
- 采用Flow Control機(jī)制的PCIe總線 6.9k次閱讀
下載排行
本周
- 1納祥科技NX9020中文規(guī)格書,114 dB CODEC,國(guó)產(chǎn)替代CS4272
- 440.34 KB | 2次下載 | 免費(fèi)
- 2IP5356H_G3?支持高壓SCP/PD3.0等全協(xié)議并集成USB2.0智能監(jiān)測(cè)的移動(dòng)電源 SOC
- 2.75 MB | 2次下載 | 免費(fèi)
- 3 斯丹電子 | 磁傳感技術(shù)在數(shù)據(jù)中心市場(chǎng)應(yīng)用
- 614.56 KB | 2次下載 | 免費(fèi)
- 4NJM2606AD 低壓直流電機(jī)控制器英文資料
- 0.15 MB | 次下載 | 免費(fèi)
- 5YD52EL-V1-EDP轉(zhuǎn)LVDS使用手冊(cè)
- 1.10 MB | 次下載 | 1 積分
- 6YD53HV-V1產(chǎn)品使用手冊(cè)
- 1.17 MB | 次下載 | 1 積分
- 7矽力杰 Silergy SY8401 異步降壓調(diào)節(jié)器 規(guī)格書 Datasheet 佰祥電子
- 848.10 KB | 次下載 | 免費(fèi)
- 8矽力杰 Silergy SY8492 異步降壓調(diào)節(jié)器 規(guī)格書 Datasheet 佰祥電子
- 787.44 KB | 次下載 | 免費(fèi)
本月
- 1EMC PCB設(shè)計(jì)總結(jié)
- 0.33 MB | 12次下載 | 免費(fèi)
- 2矽力杰 Silergy SY7215A 同步升壓調(diào)節(jié)器 規(guī)格書 Datasheet 佰祥電子
- 1.12 MB | 5次下載 | 免費(fèi)
- 3SY50655 用于高輸入電壓應(yīng)用的偽固定頻率SSR反激式穩(wěn)壓器英文資料
- 1.01 MB | 3次下載 | 免費(fèi)
- 4納祥科技NX9020中文規(guī)格書,114 dB CODEC,國(guó)產(chǎn)替代CS4272
- 440.34 KB | 2次下載 | 免費(fèi)
- 5怎么為半導(dǎo)體測(cè)試儀選擇精密放大器
- 0.65 MB | 2次下載 | 免費(fèi)
- 6SY52341 次級(jí)側(cè)同步整流英文手冊(cè)
- 0.94 MB | 2次下載 | 免費(fèi)
- 7華潤(rùn)微 CRTE280P06L2-G -60V Trench P-MOSFET 技術(shù)參數(shù)與應(yīng)用解析
- 1.83 MB | 2次下載 | 免費(fèi)
- 8 斯丹電子 | 磁傳感技術(shù)在數(shù)據(jù)中心市場(chǎng)應(yīng)用
- 614.56 KB | 2次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935137次下載 | 10 積分
- 2開(kāi)源硬件-PMP21529.1-4 開(kāi)關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233095次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191469次下載 | 10 積分
- 5十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
- 158M | 183360次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81606次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73832次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65991次下載 | 10 積分
電子發(fā)燒友App





創(chuàng)作
發(fā)文章
發(fā)帖
提問(wèn)
發(fā)資料
發(fā)視頻
上傳資料賺積分
評(píng)論